# **TJA1082**

# FlexRay node transceiver

Rev. 01 — 1 July 2009

**Preliminary data sheet** 

## 1. General description

The TJA1082 FlexRay node transceiver is compatible with the FlexRay electrical physical layer specification V2.1 Rev. B (see Ref. 1). It also incorporates features and parameters anticipated to be included in V3.0, currently being finalized. It is primarily intended for communication systems operating at between 2.5 Mbit/s and 10 Mbit/s, and provides an advanced interface between the protocol controller and the physical bus in a FlexRay network. The TJA1082 offers an optimized solution for Electronic Control Unit (ECU) applications that do not need enhanced power management and are typically switched by ignition or activated by a dedicated wake-up line.

The TJA1082 provides differential transmit capability to the network and differential receive capability to the FlexRay controller. It offers excellent EMC performance as well as high ESD protection.

The TJA1082 actively monitors system performance using dedicated error and status information (readable by any microcontroller), as well as internal voltage and temperature monitoring.

#### 2. Features

## 2.1 Optimized for time triggered communication systems

- Compliant with Electrical Physical Layer specification 2.1 Rev. B
- Automotive product qualification in accordance with AEC-Q100 (Grade 1)
- Data transfer at 2.5 Mbit/s, 5 Mbit/s and 10 Mbit/s
- Supports 60 ns minimum bit time at 400 mV differential voltage
- Very low ElectroMagnetic Emission (EME) to support unshielded cable
- Differential receiver with high common-mode range for excellent ElectroMagnetic Immunity (EMI)
- Auto I/O level adaptation to host controller supply voltage V<sub>IO</sub>
- Can be used in 14 V and 42 V powered systems
- Instant shut down interface (BGE pin)

## 2.2 Low power management

- Very low current consumption in Standby mode
- Remote wake-up via wake-up symbol or dedicated FlexRay data frames on the bus lines



### 2.3 Diagnosis and robustness

- Enhanced supply voltage monitoring on V<sub>CC</sub> and V<sub>IO</sub>
- Two error diagnosis modes: status register readout via Serial Peripheral Interface (SPI) or simple error indication via ERRN pin
- Overtemperature detection
- Short-circuit detection on bus lines
- Power-on flag
- Clamping diagnosis for pins TXEN and BGE
- Bus pins protected against ±8 kV ESD pulses according to IEC61000-4 and HBM
- Bus pins protected against transients in automotive environment (ISO 7637 class C compliant)
- Bus pins short-circuit proof to battery voltage (14 V and 42 V) and ground
- Maximum differential voltage between pins BP or BM and any other pin of ±60 V
- Bus lines remain passive when the transceiver is not powered
- No reverse currents from the digital input pins to V<sub>IO</sub> or V<sub>CC</sub> when the transceiver is not powered
- Two error diagnosis modes:
  - Status register readout via SPI
  - Simple error indication via ERRN pin

## 2.4 FlexRay conformance classes

- Bus driver bus guardian interface
- Bus driver logic level adaptation

## 3. Ordering information

Table 1. Ordering information

| Type number | Package |                                                                        |          |  |  |  |  |  |
|-------------|---------|------------------------------------------------------------------------|----------|--|--|--|--|--|
|             | Name    | Description                                                            | Version  |  |  |  |  |  |
| TJA1082TT   | TSSOP14 | plastic thin shrink small outline package; 14 leads; body width 4.4 mm | SOT402-1 |  |  |  |  |  |

## 4. Block diagram



3 of 35

## 5. Pinning information

## 5.1 Pinning



## 5.2 Pin description

Table 2. Pin description

| Symbol   | Pin | Туре | Description                                                                  |
|----------|-----|------|------------------------------------------------------------------------------|
| $V_{IO}$ | 1   | Р    | supply voltage for $V_{\text{IO}}$ voltage level adaptation                  |
| TXD      | 2   | I    | transmit data input; internal pull-down                                      |
| TXEN     | 3   | I    | transmitter enable input; when HIGH transmitter disabled; internal pull-up   |
| RXD      | 4   | 0    | receive data output                                                          |
| BGE      | 5   | I    | bus guardian enable input; when LOW transmitter disabled; internal pull-down |
| STBN     | 6   | I    | mode control input; transceiver in Normal mode when HIGH; internal pull-down |
| SCLK     | 7   | I    | SPI clock signal; internal pull-up                                           |
| SDO      | 8   | 0    | SPI data output                                                              |
| SCSN     | 9   | I    | SPI chip select input; internal pull-up/pull-down                            |
| ERRN     | 10  | 0    | error diagnosis output and wake-up indication                                |
| GND      | 11  | Р    | ground                                                                       |
| BM       | 12  | I/O  | bus line minus                                                               |
| BP       | 13  | I/O  | bus line plus                                                                |
| $V_{CC}$ | 14  | Р    | supply voltage (+5 V)                                                        |

## 6. Functional description

#### 6.1 Power modes

The TJA1082 features three power modes: Normal, Standby and Power-off. Normal and Standby modes can be selected via the STBN input (HIGH for Normal mode) once the transceiver has been powered up. See <u>Table 3</u> for a detailed description of pin signaling in the three power modes.

Table 3. Pin signalling in the different power modes

| Mode         | STBN | UV at<br>V <sub>IO</sub> | UV<br>at<br>V <sub>CC</sub> | ERRN<br>LOW                        | HIGH                                 | RXD<br>LOW                         | HIGH                                 | SDO                              | Biasing<br>BP, BM | UV-det   | Trans-<br>mitter | Low-<br>power<br>receiver |  |          |
|--------------|------|--------------------------|-----------------------------|------------------------------------|--------------------------------------|------------------------------------|--------------------------------------|----------------------------------|-------------------|----------|------------------|---------------------------|--|----------|
| Normal       | HIGH | no                       | no                          | error<br>flag<br>set               | error<br>flag<br>reset               | bus<br>DATA_<br>0                  | bus<br>DATA_1<br>or idle             | high-<br>impedance<br>(in simple |                   |          | enabled          | enabled[1]                |  |          |
| Standby      | LOW  | no                       | no                          | wake<br>flag<br>set                | wake<br>flag<br>reset                | wake<br>flag<br>set                | wake<br>flag<br>reset                | error<br>indication<br>mode) or  | GND               |          | disabled         | enabled <sup>[2]</sup>    |  |          |
|              | LOW  | no                       | yes[3]                      | wake<br>flag<br>set <sup>[4]</sup> | wake<br>flag<br>reset <sup>[4]</sup> | wake<br>flag<br>set <sup>[4]</sup> | wake<br>flag<br>reset <sup>[4]</sup> | enabled (in<br>SPI mode)         | `                 | `        | `                |                           |  | disabled |
|              | HIGH | no                       | yes[3]                      | error<br>flag<br>set               | error<br>flag<br>reset               | wake<br>flag<br>set <sup>[4]</sup> | wake<br>flag<br>reset <sup>[4]</sup> |                                  |                   |          |                  |                           |  |          |
|              | Χ    | yes[5]                   | no                          | LOW                                |                                      | LOW                                |                                      | high-                            |                   |          |                  | enabled[2]                |  |          |
|              | Χ    | yes[5]                   | yes[3]                      | LOW                                |                                      | LOW                                |                                      | impedance                        |                   |          |                  | disabled                  |  |          |
| Power-off[6] | Х    | X[5]                     | yes                         | high-<br>imped                     | lance                                | HIGH                               |                                      |                                  | GND[7]            | disabled |                  | disabled                  |  |          |

<sup>[1]</sup> The wake flag is set if a valid wake-up event is detected while switching to Standby mode.

#### 6.1.1 Normal mode

In Normal mode, the transceiver transmits and receives data via the bus lines BP and BM. The transmitter and the normal receiver are enabled, along with the undervoltage detection function. The timing diagram for Normal mode is illustrated in Figure 3.

<sup>[2]</sup> The wake flag is set if a valid wake-up event is detected.

<sup>[3]</sup>  $V_{uvd(VCC)} > V_{CC} > V_{th(det)POR}$ .

<sup>[4]</sup> Pins ERRN and RXD will reflect the state of the wake flag prior to the undervoltage event.

<sup>[5]</sup> The internal signals at pins STBN, BGE and TXD are set LOW; the internal signals at pins TXEN, SCLK and SCSN are set HIGH.

<sup>[6]</sup>  $V_{CC} < V_{th(rec)POR}$  at power-up and  $V_{CC} < V_{th(det)POR}$  at power-down (see Figure 6 and Figure 7).

<sup>[7]</sup> Except when  $V_{CC} = 0$ ; in this case the biasing of BP and BM is floating.



Table 4 describes the behavior of the transmitter in Normal mode, when the temperature flag (TEMP HIGH) is not set and with no time-out on pin TXEN. Transmitter behavior is illustrated in Figure 14.

Table 4. Transmitter operation in Normal mode

| BGE | TXEN | TXD | Bus state | Transmitter                                                                                       |
|-----|------|-----|-----------|---------------------------------------------------------------------------------------------------|
| L   | Χ    | Χ   | idle      | transmitter is disabled                                                                           |
| X   | Н    | X   | idle      | transmitter is disabled                                                                           |
| Н   | L    | Н   | DATA_1    | transmitter is enabled; the bus lines are actively driven; BP is driven HIGH and BM is driven LOW |
| Н   | L    | L   | DATA_0    | transmitter is enabled; the bus lines are actively driven; BP is driven LOW and BM is driven HIGH |

The transmitter is activated during the first LOW level on pin TXD while pin BGE is HIGH and pin TXEN is LOW.

In Normal mode, the normal receiver output is connected directly to pin RXD (see <u>Table 5</u>). Receiver behavior is illustrated in <u>Figure 15</u>.

Table 5. Behavior of normal receiver in Normal mode

| Bus state | RXD |
|-----------|-----|
| DATA_0    | L   |
| DATA_1    | Н   |
| idle      | Н   |

When  $V_{IO}$  and  $V_{CC}$  are within their operating ranges, pin ERRN indicates the status of the error flag. See Section 6.7 for a detailed description of error signalling in Normal mode.

## 6.1.1.1 Bus activity and idle detection

Preliminary data sheet

In Normal mode, bus activity and bus idle are detected as follows:

- Bus activity is detected when the absolute differential voltage on the bus lines is higher than |V<sub>i(dif)det(act)</sub>| for t<sub>det(act)(bus)</sub>:
  - If the differential voltage on the bus lines is higher than V<sub>IH(dif)</sub> after bus activity has been detected, pin RXD goes HIGH.
  - If the differential voltage on the bus lines is lower than V<sub>IL(dif)</sub> after bus activity has been detected, pin RXD goes LOW.
- Bus idle is detected when the absolute differential voltage on the bus lines is lower than |V<sub>i(dif)det(act)</sub>| for t<sub>det(idle)(bus)</sub>. This results in pin RXD being switched HIGH or staying HIGH.

#### 6.1.2 Standby mode

Standby mode is a low-power mode featuring very low current consumption. In Standby mode, the transceiver is unable to transmit or receive data since both the transmitter and the normal receiver are switched off. The low-power receiver is activated to monitor the bus for wake-up activity, provided an undervoltage has not been detected on pin  $V_{\rm CC}$ .

The low power receiver is deactivated if an undervoltage is detected on pin  $V_{CC}$  - with the result that the wake flag will not be set if a wake-up pattern or dedicated data frame is received.

Pins ERRN and RXD indicate the status of the wake flag when  $V_{IO}$  and  $V_{CC}$  are within their operating ranges. See <u>Table 3</u> for a description of pins ERRN and RXD when an undervoltage is detected on pin  $V_{IO}$  or pin  $V_{CC}$ .

The status register cannot be read via the SPI interface if an undervoltage is detected on pin  $V_{IO}$ .

The BGE input has no effect In Standby mode.

### 6.1.3 Power-off mode

The transmitter and the two receivers (normal and low-power) are deactivated in Power-off mode. As a result, the wake flag will not be set if a wake-up pattern or dedicated data frame is received. If the voltage at  $V_{CC}$  rises above  $V_{th(rec)POR}$ , the transceiver switches to Standby mode and the digital section is reset. If  $V_{CC}$  subsequently drops below  $V_{th(det)POR}$ , the transceiver reverts to Power-off mode (see Section 6.2).

The status register cannot be read via the SPI interface in Power-off mode.

#### 6.1.4 State transitions

<u>Figure 4</u> shows the TJA1082 state transition diagram. The timing diagram for the ERRN indication signal during transitions between Normal and Standby modes, when the error flag is set and the wake flag is not set, is illustrated in <u>Figure 5</u> and described in <u>Table 6</u>.

7 of 35





Table 6. State transitions

 $\rightarrow$  indicates the action that initiates a transaction;  $\rightarrow$ 1 and  $\rightarrow$ 2 are the consequences of a transaction.

|                      |                                            |                                            |                                | •                              |                 |                                                         |
|----------------------|--------------------------------------------|--------------------------------------------|--------------------------------|--------------------------------|-----------------|---------------------------------------------------------|
| Transition           | UVV <sub>IO</sub><br>flag <mark>[1]</mark> | UVV <sub>CC</sub><br>flag <mark>[1]</mark> | wake flag[1]                   | PWON flag[1]                   | STBN            | VCC level                                               |
| Normal to Standby    | cleared                                    | cleared                                    | cleared                        | cleared                        | $\to L$         | $V_{CC} > V_{uvd(VCC)}$                                 |
|                      | $\rightarrow \text{set}$                   | cleared                                    | cleared                        | cleared                        | Н               | $V_{CC} > V_{uvd(VCC)}$                                 |
|                      | cleared                                    | $\rightarrow \text{set}$                   | cleared                        | cleared                        | Н               | $V_{uvd(VCC)} > V_{CC} > V_{th(det)POR}$                |
| Standby to Normal    | cleared                                    | cleared                                    | $1 \rightarrow \text{cleared}$ | $2 \rightarrow \text{cleared}$ | $\rightarrow H$ | $V_{CC} > V_{uvd(VCC)}$                                 |
|                      | $\rightarrow \text{cleared}$               | cleared                                    | $1 \rightarrow \text{cleared}$ | $2 \rightarrow \text{cleared}$ | Н               | $V_{CC} > V_{uvd(VCC)}$                                 |
|                      | cleared                                    | $\rightarrow \text{cleared}$               | $1 \rightarrow \text{cleared}$ | $2 \rightarrow \text{cleared}$ | Н               | $V_{uvd(VCC)} > V_{CC} > V_{th(det)POR}$                |
| Standby to Power-off | Χ                                          | set                                        | Χ                              | Χ                              | Χ               | $\rightarrow$ V <sub>CC</sub> < V <sub>th(det)POR</sub> |
| Power-off to Standby | Χ                                          | set                                        | Χ                              | $1 \to set$                    | Χ               | $\rightarrow$ V <sub>CC</sub> > V <sub>th(rec)POR</sub> |
|                      |                                            |                                            |                                |                                |                 |                                                         |

<sup>[1]</sup> See Table 7 for set and reset conditions of all flags.

## 6.2 Power-up and power-down behavior

#### 6.2.1 Power-up

The TJA1082 has two supply pins:  $V_{CC}$  (+5 V) and  $V_{IO}$  (for the voltage level adaptation). The ramp up of the different power supplies can vary, depending on the state or value of a number of signals and parameters. The power-up behavior of the TJA1082 is not affected by the sequence in which power is supplied to these pins or by the voltage ramp up.

As an example, Figure 6 shows one possible power supply ramp-up scenario. The digital section of the TJA1082 is supplied by  $V_{CC}$ . The voltage on pin  $V_{CC}$  ramps up before the voltage on pin  $V_{IO}$ . As long as the voltage on  $V_{CC}$  remains below the power-on reset recovery threshold,  $V_{th(rec)POR}$ , the internal state machine will not be active and the transceiver will be totally passive, remaining in Power-off mode. As soon as the voltage crosses the  $V_{th(rec)POR}$  threshold, the internal state machine starts running, setting the PWON flag and switching the TJA1082 to Standby mode. This initializes the  $V_{CC}$  and  $V_{IO}$  under-voltage flags to the set state (since both  $V_{CC}$  and  $V_{IO}$  are actually in undervoltage state just after power-on).

Once both  $V_{IO}$  and  $V_{CC}$  have reached their operating ranges in Standby mode (above  $V_{uvd(VIO)}$  and  $V_{uvd(VCC)}$  respectively), the under-voltage flags are reset and the transceiver enters the mode indicated by STBN (Normal or Standby).



### 6.2.2 Power-down

The behavior of the TJA1082 during power-down is illustrated in Figure 7.



## 6.3 Remote wake-up

## 6.3.1 Bus wake-up via wake-up pattern

A valid remote wake-up event occurs when a wake-up pattern is received. A wake-up pattern consists of at least two consecutive wake-up symbols. A wake-up symbol consists of a DATA\_0 phase lasting longer than  $t_{det(wake)}$ , followed by an idle phase lasting longer than  $t_{det(wake)idle}$ , provided both wake-up symbols occur within a time span of  $t_{det(wake)tot}$  (see <u>Figure 8</u>). The transceiver will also wake up if the idle phases are replaced by DATA\_1 phases.



The wake-up mechanism of the TJA1082 follows the state transition diagram shown in Figure 9. See Ref. 1 for more details of the wake-up mechanism.



#### 6.3.2 Bus wake-up via dedicated FlexRay data frame

The TJA1082 wake flag is set when a dedicated data frame emulating a valid wake-up pattern, as shown in Figure 10, is received.

The Data\_0 and Data\_1 phases of the emulated wake-up symbol are interrupted by the Byte Start Sequence (BSS) preceding each byte in the data frame. With a data rate of 10 Mbit/s, the interruption will have a maximum duration of 130 ns and will not prevent the transceiver from recognizing the wake-up pattern in the payload.

For longer interruptions at lower data rates (5 Mbit/s and 2.5 Mbit/s), the wake-up pattern should be used (see Section 6.3.1).

The wake flag will not be set if an invalid wake-up pattern is received. See Ref. 1 for more details on invalid wake-up patterns.



#### 6.4 Bus error detection

The TJA1082 detects the following bus errors during transmission:

- Short-circuit BP-BM at the ECU connector or on the bus
- Short-circuit BP-GND at the ECU connector or on the bus
- Short-circuit BM-GND at the ECU connector or on the bus
- Short-circuit BP-V<sub>CC</sub> at the ECU connector or on the bus
- Short-circuit BM-V<sub>CC</sub> at the ECU connector or on the bus

The bus error flag is not set when a wake-up pattern or a FlexRay Collision Avoidance Symbol (CAS) is being transmitted or received.

#### 6.5 Fail silent behavior

Three mechanisms guarantee the 'fail silent' behavior of the TJA1082:

- The TXEN Clamped flag is set if pin TXEN goes LOW for longer than t<sub>detCL(TXEN)</sub> in Normal mode; the transmitter will be disabled.
- The BGE Clamped flag is set if pin BGE goes HIGH for longer than t<sub>detCL(BGE)</sub> in Normal mode; no action will be taken.
- If a loss-of-ground occurs at the transceiver, resulting in the TJA1082 switching to Power-off mode, no current will flow out of the digital input pins (TXD, TXEN, BGE, STBN, SCLK, SCSN); see Table 3 for details of the behavior of the bus pins.

## 6.6 TJA1082 flags and Status Register

The TJA1082 has 11 status/error flags. These are described in Table 7.

Table 7. TJA1082 flags and set/reset conditions

| Flag name           | Flag type      | Flag description                                                  | Set condition                                              | Reset condition[1]                                         | Consequence of<br>flag set                                                                                                                |
|---------------------|----------------|-------------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| bus wake            | status<br>flag | indicates if a wake-up event has occurred                         | wake-up event on bus in Standby mode <sup>[2]</sup>        | transition to Normal mode                                  | $\begin{array}{l} RXD \to LOW; \\ ERRN \to LOW \ \fbox{3} \end{array}$                                                                    |
| Normal<br>mode      | status<br>flag | indicates if the transceiver is in Normal mode                    | entering Normal mode                                       | leaving Normal mode                                        | -                                                                                                                                         |
| transmitter enabled | status<br>flag | indicates the transmitter status                                  | transmitter enabled[4]                                     | transmitter disabled                                       | -                                                                                                                                         |
| BGE<br>clamped      | status<br>flag | indicates if pin BGE is clamped                                   | BGE HIGH for longer than t <sub>detCL(BGE)</sub> [5]       | BGE LOW[5]                                                 | -                                                                                                                                         |
| PWON                | status<br>flag | indicates when the digital section is initialized                 | $V_{CC} > V_{th(rec)POR}$                                  | transition to Normal mode                                  | -                                                                                                                                         |
| bus error           | error flag     | indicates if a bus error has been detected                        | bus error detected <sup>[5]</sup>                          | no bus error detected or<br>positive edge on<br>TXEN[5]    | ERRN → LOW [6]                                                                                                                            |
| TEMP<br>HIGH        | error flag     | indicates if the max.<br>junction temperature has<br>been reached | $T_{vj} > T_{j(dis)(high)}^{[\underline{5}]}$              | TXEN = HIGH while $T_{vj} < T_{j(dis)(high)}$ [5]          | ERRN $\rightarrow$ LOW [6]; transmitter disabled                                                                                          |
| TXEN clamped        | error flag     | indicates if pin TXEN is clamped                                  | TXEN LOW for longer than t <sub>detCL(TXEN)</sub> [5]      | TXEN = HIGH[5]                                             | $\begin{array}{l} \text{ERRN} \rightarrow \text{LOW } \stackrel{\text{[6]}}{\longrightarrow}; \\ \text{transmitter disabled} \end{array}$ |
| UVV <sub>CC</sub>   | error flag     | indicates if there is an undervoltage at pin $V_{\text{CC}}$      | $V_{CC} < V_{uvd(VCC)}$ for longer than $t_{det(uv)(VCC)}$ | $V_{CC} > V_{uvd(VCC)}$ for longer than $t_{rec(uv)(VCC)}$ | ERRN → LOW [6];<br>entering Standby<br>mode                                                                                               |
| UVV <sub>IO</sub>   | error flag     | indicates if there is an undervoltage at pin $V_{\text{IO}}$      | $V_{IO} < V_{uvd(VIO)}$ for longer than $t_{det(uv)(VIO)}$ | $V_{IO} > V_{uvd(VIO)}$ for longer than $t_{rec(uv)(VIO)}$ | ERRN → LOW [6];<br>entering Standby<br>mode                                                                                               |
| SPI error           | error flag     | indicates if an SPI error has occurred                            | SPI error detected <sup>[8]</sup>                          | falling edge on SCSN                                       | ERRN → LOW [7]                                                                                                                            |

- [1] All flags, with the exception of the PWON flag, are reset after a power-on reset.
- [2] If an undervoltage has not been detected on pin  $V_{CC}$ .
- [3] If STBN = LOW.
- [4] If BGE = HIGH, the Normal mode flag is set, the TEMP HIGH flag is not set and the TXEN clamped flag is not set.
- [5] Flag can only be set or reset in Normal mode or on leaving Normal mode.
- [6] If STBN = HIGH.
- [7] If STBN = HIGH in SPI mode
- [8] The SPI error flag is set when:
  - a) more than 16 falling edges occur on pin SCLK while pin SCSN = LOW
  - b) less than 16 falling edges occur on pin SCLK while pin SCSN = LOW.

The TJA1082 contains a 16-bit status register, of which bits S0 to S4 reflect the state of the status flags, bits S5 to S10 reflect the state of the error flags and bit S15 is a parity bit. All flags can be individually read out on pin SDO via a 16-bit SPI interface when the transceiver is configured in SPI mode. The status register bits are described in Table 8.

Table 8. TJA1082 status register

| Status<br>bit | Flag name              | Set condition                | Reset condition                                          |
|---------------|------------------------|------------------------------|----------------------------------------------------------|
| S0            | bus wake               | bus wake flag set            | bus wake flag cleared                                    |
| S1            | Normal<br>mode         | Normal mode flag set         | Normal mode flag cleared                                 |
| S2            | transmitter<br>enabled | transmitter enabled flag set | transmitter enabled flag cleared                         |
| S3            | BGE<br>clamped         | BGE clamped flag set         | BGE clamped flag cleared                                 |
| S4            | PWON                   | PWON flag set                | PWON flag cleared and successful readout[1]              |
| S5            | bus error              | bus error flag set           | bus error flag cleared and successful readout[1]         |
| S6            | TEMP<br>HIGH           | TEMP HIGH flag set           | TEMP HIGH flag cleared and successful readout[1]         |
| S7            | TXEN<br>clamped        | TXEN clamped flag set        | TXEN clamped flag cleared and successful readout[1]      |
| S8            | UVV <sub>CC</sub>      | UVV <sub>CC</sub> flag set   | UVV <sub>CC</sub> flag cleared and successful readout[1] |
| S9            | UVV <sub>IO</sub>      | UVV <sub>IO</sub> flag set   | UVV <sub>IO</sub> flag cleared and successful readout[1] |
| S10           | SPI error              | SPI error flag set           | SPI error flag cleared and successful readout[1]         |
| S11           | reserved               | always LOW                   |                                                          |
| S12           | reserved               | always HIGH                  |                                                          |
| S13           | reserved               | always LOW                   |                                                          |
| S14           | reserved               | always HIGH                  |                                                          |
| S15           | parity bit             | odd parity of status bits    | even parity of status bits                               |
|               |                        |                              |                                                          |

<sup>[1]</sup> Also cleared during Power-off.

## 6.7 Error signalling

The TJA1082 provides two modes for error indication:

- Simple error indication mode
- SPI mode (default mode)

SPI mode is active on power-up.

To switch to simple error indication mode, SCSN has to be held LOW (connected to GND) and SCLK held HIGH (connected to  $V_{IO}$ ) for longer than  $t_{det(L)(SCLK)}$  (provided an undervoltage has not occurred).

When the TJA1082 is in simple error indication mode, a rising edge on SCSN initiates a transition to SPI mode (provided an undervoltage has not occurred).



If an undervoltage condition is detected, it will not be possible to switch between SPI mode and simple error indication mode.

#### **6.7.1** SPI mode

The error flag information in the status register is latched in SPI mode. This means that the status bit is reset once the status register has been completely read out (provided the corresponding error flag has been reset). If an error condition is detected in Normal mode, pin ERRN goes LOW (provided one of the error bits, S5-S10, is set). Pin ERRN goes HIGH again once all the error bits (S5-S10) have been reset.

### 6.7.2 Simple error indication mode

If an error condition is detected in Normal mode, pin ERRN goes LOW once the relevant error flag has been set. Pin ERRN goes HIGH again when all error conditions have been cleared and all flags have been reset. Error flags are not latched. It is not possible to read-out the status bits in this mode.

#### 6.8 SPI interface

The TJA1082 includes a 16-bit SPI interface to enable a host to read the status register when the transceiver is in SPI mode (see Section 6.7).

While pin SCSN is HIGH, the SDO output will be in a high-impedance state. To begin a status register readout, the host must force pin SCSN LOW. This will cause the SDO pin to output a LOW level by default. The data at pin SDO is then shifted out on the rising edge of the clock signal on pin SCLK.

The status bits shifted out at SDO are active HIGH. The status bits are refreshed and pin SDO returned to a high-impedance state once the status register has been read successfully (after exactly 16 clock cycles) and SCSN has been forced HIGH again. Clock signals on SCLK will be ignored while SCSN is HIGH. The timing diagram for the SPI readout is illustrated in Figure 12.

The SLCK period ranges from 500 ns to 100 μs (10 kbit/s to 2 Mbit/s)

If SCSN remains LOW for longer than 16 clock cycles, it recognized as an SPI error. When this happens, the SPI error flag is set and pin SDO goes to a high-impedance state until the next falling edge on pin SCSN.

An SPI error will also be assumed if fewer than 16 clock cycles are received while SCSN is LOW. If this happens, the SPI error flag will be set.

All status bits will be refreshed once the status register has been successfully read.

When the transceiver is in simple error indication mode the SDO output will be in a high-impedance state and pin SCSN will be in pull-down mode. In SPI mode pin SCSN will be in pull-up mode.

SPI readout is not possible when the transceiver has detected an undervoltage on V<sub>IO</sub>.



## 7. Limiting values

Table 9. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). All voltages are referenced to GND.

| Symbol            | Parameter                             | Conditions      | Min  | Max                  | Unit            |
|-------------------|---------------------------------------|-----------------|------|----------------------|-----------------|
| V <sub>CC</sub>   | supply voltage                        | no time limit   | -0.3 | +5.5                 | V               |
|                   |                                       | operating range | 4.75 |                      | V               |
| $V_{IO}$          | supply voltage on pin V <sub>IO</sub> | no time limit   | -0.3 | +5.5                 | V               |
|                   |                                       | operating range | 2.8  | 5.25                 | V               |
| V <sub>ERRN</sub> | voltage on pin ERRN                   | no time limit   | -0.3 | $V_{10} + 0.3$       | V               |
| $V_{RXD}$         | voltage on pin RXD                    | no time limit   | -0.3 | $V_{10} + 0.3$       | V               |
| $V_{SDO}$         | voltage on pin SDO                    | no time limit   | -0.3 | $V_{10} + 0.3$       | V               |
| $V_{TXEN}$        | voltage on pin TXEN                   | no time limit   | -0.3 | +5.5                 | V               |
| $V_{TXD}$         | voltage on pin TXD                    | no time limit   | -0.3 | +5.5                 | V               |
| V <sub>STBN</sub> | voltage on pin STBN                   | no time limit   | -0.3 | +5.5                 | V               |
| V <sub>SCSN</sub> | voltage on pin SCSN                   | no time limit   | -0.3 | +5.5                 | V               |
| V <sub>SCLK</sub> | voltage on pin SCLK                   | no time limit   | -0.3 | +5.5                 | V               |
| $V_{BGE}$         | voltage on pin BGE                    | no time limit   | -0.3 | +5.5                 | V               |
| TJA1082_1         |                                       |                 |      | © NXP B.V. 2009. All | rights reserved |
|                   |                                       |                 |      |                      |                 |

 Table 9.
 Limiting values ...continued

In accordance with the Absolute Maximum Rating System (IEC 60134). All voltages are referenced to GND.

| $V_{BP}$             | voltage on pin BP               | no time limit (with respect to pine PM          |            |       |       |    |
|----------------------|---------------------------------|-------------------------------------------------|------------|-------|-------|----|
|                      |                                 | no time limit (with respect to pins BM and GND) |            | -60   | +60   | V  |
| $V_{BM}$             | voltage on pin BM               | no time limit (with respect to pins BP and GND) |            | -60   | +60   | V  |
| I <sub>I(ERRN)</sub> | input current on pin ERRN       | no time limit; $V_{IO} = 0 V$                   |            | -10   | 10    | mΑ |
| $I_{I(RXD)}$         | input current on pin RXD        | no time limit; $V_{IO} = 0 V$                   |            | -10   | 10    | mΑ |
| I <sub>I(SDO)</sub>  | input current on pin SDO        | no time limit; $V_{IO} = 0$ V                   |            | -10   | 10    | mΑ |
| $V_{trt}$            | transient voltage               | on pins BP and BM                               | <u>[1]</u> | -200  | +200  | V  |
| T <sub>stg</sub>     | storage temperature             |                                                 |            | -55   | +150  | °C |
| T <sub>vj</sub>      | virtual junction temperature    |                                                 | [2]        | -40   | +150  | °C |
| V <sub>ESD</sub>     | electrostatic discharge voltage | IEC61000-4-2 on pins BP and BM to ground        | [3]        | -8.0  | +8.0  | kV |
|                      |                                 | HBM on pins BP and BM to ground                 | [4]        | -8.0  | +8.0  | kV |
|                      |                                 | HBM on any other pin                            | <u>[4]</u> | -4.0  | +4.0  | kV |
|                      |                                 | MM on all pins                                  | <u>[5]</u> | -200  | +200  | V  |
|                      |                                 | CDM on all pins                                 | [6]        | -1000 | +1000 | V  |

<sup>[1]</sup> According to ISO 7637, part 3 test pulses a and b; Class C; see Figure 17;  $R_{bus} = 45 \Omega$ ;  $C_{bus} = 100 pF$ .

## 8. Thermal characteristics

#### Table 10. Thermal characteristics

| Symbol        | Parameter                                   | Conditions  | Тур | Unit |  |
|---------------|---------------------------------------------|-------------|-----|------|--|
| $R_{th(j-a)}$ | thermal resistance from junction to ambient | in free air | 130 | K/W  |  |

<sup>[2]</sup> In accordance with IEC 60747-1. An alternative definition of virtual junction temperature  $T_{vj}$  is:  $T_{vj} = T_{amb} + TD \times R_{th(j-a)}$ , where  $R_{th(j-a)}$  is a fixed value to be used for the calculation of  $T_{vj}$ . The rating for  $T_{vj}$  limits the allowable combinations of power dissipation (P) and ambient temperature ( $T_{amb}$ ).

<sup>[3]</sup> IEC61000-4-2: C = 150 pF; R = 330  $\Omega$ .

<sup>[4]</sup> HBM: C = 100 pF; R = 1.5 k $\Omega$ .

<sup>[5]</sup> MM: C = 200 pF; L = 0.75  $\mu$ H; R = 10  $\Omega$ .

<sup>[6]</sup> CDM:  $R = 1 \Omega$ .

## 9. Static characteristics

Table 11. Static characteristics

All parameters are guaranteed for  $V_{CC}$  = 4.5 V to 5.25 V;  $V_{IO}$  = 2.6 V to 5.25 V;  $T_{vj}$  = -40 °C to +150 °C and  $R_{bus}$  = 45  $\Omega$  unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                  | Parameter                                                 | Conditions                                                                                  | Min         | Тур | Max         | Unit |
|-------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------|-------------|-----|-------------|------|
| Pin V <sub>CC</sub>     |                                                           |                                                                                             |             |     |             |      |
| I <sub>CC</sub>         | supply current                                            | Standby mode with no undervoltage; $T_{vj} \leq 85~^{\circ}C$                               | -           | 20  | 30          | μΑ   |
|                         |                                                           | Standby mode with no undervoltage; $T_{vj} \le 150~^{\circ}C$                               | -           | 20  | 40          | μΑ   |
|                         |                                                           | Power-off mode; $T_{vj} \le 85  ^{\circ}C$                                                  | -           | 20  | 30          | μΑ   |
|                         |                                                           | Power-off mode; $T_{vj} \le 150 ^{\circ}\text{C}$                                           | -           | 20  | 40          | μΑ   |
|                         |                                                           | Normal mode;<br>$V_{BGE} = 0 \text{ V or } V_{TXEN} = V_{IO}$                               | -           | -   | 15          | mA   |
|                         |                                                           | Normal mode; $V_{BGE} = V_{IO}$ ;<br>$V_{TXEN} = 0 \text{ V}$ ; $R_{bus} \ge 45 \Omega$     | -           | -   | 35          | mA   |
|                         |                                                           | Normal mode; $V_{BGE} = V_{IO}$ ;<br>$V_{TXEN} = 0$ ; V; $R_{bus} > 10 \text{ M}\Omega$     | -           | -   | 15          | mA   |
| $V_{uvd(VCC)}$          | undervoltage detection voltage on pin $V_{\rm CC}$        |                                                                                             | 4.5         | -   | 4.724       | V    |
| $V_{uvr(VCC)}$          | undervoltage recovery voltage on pin V <sub>CC</sub>      |                                                                                             | 4.525       | -   | 4.749       | V    |
| $V_{uvhys(VCC)}$        | undervoltage hysteresis voltage on pin $V_{\text{CC}}$    |                                                                                             | 20          | -   | 240         | mV   |
| $V_{th(det)POR}$        | power-on reset detection threshold voltage                |                                                                                             | 3.75        | -   | 4.15        | V    |
| V <sub>th(rec)POR</sub> | power-on reset recovery threshold voltage                 |                                                                                             | 3.85        | -   | 4.25        | V    |
| $V_{hys(POR)}$          | power-on reset hysteresis voltage                         |                                                                                             | 100         | -   | 500         | mV   |
| Pin V <sub>IO</sub>     |                                                           |                                                                                             |             |     |             |      |
| I <sub>IO</sub>         | supply current on pin $V_{\text{IO}}$                     | Normal mode; $V_{TXEN} = V_{IO}$ ;<br>$V_{BGE} = V_{IO}$ ; $R_{RXD} > 10 \text{ M}\Omega$   | -           | -   | 1000        | μΑ   |
|                         |                                                           | Normal mode; $V_{TXEN} = 0 \text{ V}$ ; $V_{BGE} = V_{IO}$ ; $R_{RXD} > 10 \text{ M}\Omega$ | -           | -   | 1000        | μΑ   |
|                         |                                                           | Standby mode with no undervoltage                                                           | -           | 3   | 7           | μΑ   |
|                         |                                                           | Power-off mode; $V_{IO} = 5 \text{ V}$                                                      | -           | 3   | 7           | μΑ   |
| $V_{uvd(VIO)}$          | undervoltage detection voltage on pin V <sub>IO</sub>     |                                                                                             | 2.6         | -   | 2.779       | V    |
| $V_{uvr(VIO)}$          | undervoltage recovery voltage on pin V <sub>IO</sub>      |                                                                                             | 2.62        | -   | 2.799       | V    |
| V <sub>uvhys(VIO)</sub> | undervoltage hysteresis<br>voltage on pin V <sub>IO</sub> |                                                                                             | 20          | -   | 190         | mV   |
| Pin SCSN                |                                                           |                                                                                             |             |     |             |      |
| V <sub>IH</sub>         | HIGH-level input voltage                                  |                                                                                             | $0.7V_{IO}$ | -   | 5.5         | V    |
| V <sub>IL</sub>         | LOW-level input voltage                                   |                                                                                             | -0.3        | -   | $0.3V_{IO}$ | V    |

 Table 11.
 Static characteristics ...continued

All parameters are guaranteed for  $V_{CC}$  = 4.5 V to 5.25 V;  $V_{IO}$  = 2.6 V to 5.25 V;  $T_{vj}$  = -40 °C to +150 °C and  $R_{bus}$  = 45  $\Omega$  unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol          | Parameter                | Conditions                                                                                            | Min         | Тур | Max            | Unit |
|-----------------|--------------------------|-------------------------------------------------------------------------------------------------------|-------------|-----|----------------|------|
| I <sub>IH</sub> | HIGH-level input current | Simple error indication mode. $V_{SCSN} = 0.7 V_{IO}$                                                 | 3           | -   | 15             | μΑ   |
| $I_{IL}$        | LOW-level input current  | SPI mode; $V_{SCSN} = 0.3V_{IO}$                                                                      | <b>–15</b>  | -   | -3             | μΑ   |
| l <sub>r</sub>  | reverse current          | Power-off mode; to $V_{CC} / V_{IO}$ ;<br>$V_{SCSN} = 5 \text{ V}$ ; $V_{CC} = V_{IO} = 0 \text{ V}$  | <b>–</b> 5  | 0   | +5             | μΑ   |
| Pin SCLK        |                          |                                                                                                       |             |     |                |      |
| $V_{IH}$        | HIGH-level input voltage |                                                                                                       | $0.7V_{IO}$ | -   | 5.5            | V    |
| $V_{IL}$        | LOW-level input voltage  |                                                                                                       | -0.3        | -   | $0.3V_{IO}$    | V    |
| I <sub>IH</sub> | HIGH-level input current | $V_{SCLK} = V_{IO}$                                                                                   | -1          | 0   | +1             | μΑ   |
| I <sub>IL</sub> | LOW-level input current  | $V_{SCLK} = 0.3V_{IO}$                                                                                | -15         | -   | -3             | μΑ   |
| l <sub>r</sub>  | reverse current          | Power-off mode; to $V_{CC} / V_{IO}$ ;<br>$V_{SCLK} = 5 \text{ V}$ ; $V_{CC} = V_{IO} = 0 \text{ V}$  | <b>-</b> 5  | 0   | +5             | μΑ   |
| Pin STBN        |                          |                                                                                                       |             |     |                |      |
| $V_{IH}$        | HIGH-level input voltage |                                                                                                       | $0.7V_{IO}$ | -   | 5.5            | V    |
| $V_{IL}$        | LOW-level input voltage  |                                                                                                       | -0.3        | -   | $0.3V_{IO}$    | V    |
| I <sub>IH</sub> | HIGH-level input current | $V_{STBN} = 0.7 V_{IO}$                                                                               | 3           | -   | 15             | μΑ   |
| $I_{IL}$        | LOW-level input current  | $V_{STBN} = 0 V$                                                                                      | -1          | 0   | +1             | μΑ   |
| l <sub>r</sub>  | reverse current          | Power-off mode; to $V_{CC}$ / $V_{IO}$ ;<br>$V_{STBN}$ = 5 V; $V_{CC}$ = $V_{IO}$ = 0 V               | <b>-</b> 5  | 0   | +5             | μΑ   |
| Pin TXEN        |                          |                                                                                                       |             |     |                |      |
| $V_{IH}$        | HIGH-level input voltage |                                                                                                       | $0.7V_{IO}$ | -   | $V_{10} + 0.3$ | V    |
| $V_{IL}$        | LOW-level input voltage  |                                                                                                       | -0.3        | -   | $0.3V_{IO}$    | V    |
| I <sub>IH</sub> | HIGH-level input current | $V_{TXEN} = V_{IO}$                                                                                   | -1          | 0   | +1             | μΑ   |
| $I_{IL}$        | LOW-level input current  | $V_{TXEN} = 0.3V_{IO}$                                                                                | -300        | -   | <b>–50</b>     | μΑ   |
| I <sub>r</sub>  | reverse current          | Power-off mode; to $V_{CC} / V_{IO}$ ;<br>$V_{TXEN} = 5 \text{ V}$ ; $V_{CC} = V_{IO} = 0 \text{ V}$  | <b>-5</b>   | 0   | +5             | μΑ   |
| Pin BGE         |                          |                                                                                                       |             |     |                |      |
| $V_{IH}$        | HIGH-level input voltage |                                                                                                       | $0.7V_{IO}$ | -   | 5.5            | V    |
| $V_{IL}$        | LOW-level input voltage  |                                                                                                       | -0.3        | -   | $0.3V_{IO}$    | V    |
| I <sub>IH</sub> | HIGH-level input current | $V_{BGE} = 0.7 V_{IO}$                                                                                | 3           | -   | 15             | μΑ   |
| $I_{IL}$        | LOW-level input current  | V <sub>BGE</sub> = 0 V                                                                                | -1          | 0   | +1             | μΑ   |
| l <sub>r</sub>  | reverse current          | Power-off mode; to $V_{CC}$ / $V_{IO}$ ; $V_{BGE}$ = 5 V; $V_{CC}$ = $V_{IO}$ = 0 V                   | <b>-</b> 5  | 0   | +5             | μΑ   |
| Pin TXD         |                          |                                                                                                       |             |     |                |      |
| V <sub>IH</sub> | HIGH-level input voltage | Normal mode                                                                                           | $0.7V_{IO}$ | -   | $V_{1O} + 0.3$ | V    |
| $V_{IL}$        | LOW-level input voltage  | Normal mode                                                                                           | -0.3        | -   | $0.3V_{IO}$    | V    |
| I <sub>IH</sub> | HIGH-level input current | $V_{TXD} = 0.7V_{IO}$                                                                                 | 3           | -   | 15             | μΑ   |
| I <sub>IL</sub> | LOW-level input current  | $V_{TXD} = 0 V$                                                                                       | -1          | 0   | +1             | μΑ   |
| l <sub>r</sub>  | reverse current          | Power-off mode; to $V_{CC}$ / $V_{IO}$ ;<br>$V_{TXD} = 5 \text{ V}$ ; $V_{CC} = V_{IO} = 0 \text{ V}$ | <b>-</b> 5  | 0   | +5             | μΑ   |

Table 11. Static characteristics ... continued

All parameters are guaranteed for  $V_{CC}$  = 4.5 V to 5.25 V;  $V_{IO}$  = 2.6 V to 5.25 V;  $T_{vj}$  = -40 °C to +150 °C and  $R_{bus}$  = 45  $\Omega$  unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                 | Parameter                                                            | Conditions                                                                                                                               |            | Min                | Тур                | Max                | Unit |
|------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------------|--------------------|--------------------|------|
| C <sub>i</sub>         | input capacitance                                                    | with respect to all other pins at ground; $V_{TXD} = 100 \text{ mV}$ ; $f = 5 \text{ MHz}$                                               | <u>[1]</u> | -                  | -                  | 10                 | pF   |
| Pin RXD                |                                                                      |                                                                                                                                          |            |                    |                    |                    |      |
| I <sub>OH</sub>        | HIGH-level output current                                            | $V_{RXD} = V_{IO} - 0.4 V$ ; $V_{IO} = V_{CC}$                                                                                           |            | -15                | -                  | -1.7               | mΑ   |
| I <sub>OL</sub>        | LOW-level output current                                             | $V_{RXD} = 0.4 V$                                                                                                                        |            | 2                  | -                  | 20                 | mΑ   |
| Pin ERRN               |                                                                      |                                                                                                                                          |            |                    |                    |                    |      |
| I <sub>OH</sub>        | HIGH-level output current                                            | $V_{ERRN} = V_{IO} - 0.4 \text{ V}; V_{IO} = V_{CC}$                                                                                     |            | -1500              | -                  | -100               | μΑ   |
| I <sub>OL</sub>        | LOW-level output current                                             | $V_{ERRN} = 0.4 V$                                                                                                                       |            | 200                | -                  | 1700               | μΑ   |
| lL                     | leakage current                                                      | $V_{ERRN} \le V_{IO}; V_{CC} < V_{th(det)POR}$                                                                                           |            | <b>-</b> 5         | -                  | +5                 | μΑ   |
| Pin SDO                |                                                                      |                                                                                                                                          |            |                    |                    |                    |      |
| I <sub>OH</sub>        | HIGH-level output current                                            | $V_{SDO} = V_{IO} - 0.4 V$                                                                                                               |            | -8                 | -                  | -0.5               | mΑ   |
| I <sub>OL</sub>        | LOW-level output current                                             | V <sub>SDO</sub> = 0.4 V                                                                                                                 |            | 0.8                | -                  | 9                  | mΑ   |
| lL                     | leakage current                                                      | high-impedance state;<br>0 V < V <sub>SDO</sub> < V <sub>IO</sub>                                                                        |            | -5                 | -                  | +5                 | μΑ   |
| Pins BP and            | BM                                                                   |                                                                                                                                          |            |                    |                    |                    |      |
| $V_{o(idle)(BP)}$      | idle output voltage on pin<br>BP                                     | Normal mode; $V_{TXEN} = V_{IO}$ ; $R_{bus} = 45 \Omega$                                                                                 |            | 0.4V <sub>CC</sub> | 0.5V <sub>CC</sub> | 0.6V <sub>CC</sub> | V    |
|                        |                                                                      | Standby mode with no undervoltage on pin V <sub>CC</sub>                                                                                 |            | -0.1               | 0                  | +0.1               | V    |
| $V_{o(idle)(BM)}$      | idle output voltage on pin<br>BM                                     | Normal mode; $V_{TXEN} = V_{IO}$ ; $R_{bus} = 45 \Omega$                                                                                 |            | 0.4V <sub>CC</sub> | 0.5V <sub>CC</sub> | 0.6V <sub>CC</sub> | V    |
|                        |                                                                      | Standby mode with no undervoltage on pin V <sub>CC</sub>                                                                                 |            | -0.1               | 0                  | +0.1               | V    |
| I <sub>o(idle)BP</sub> | idle output current on pin<br>BP                                     | Normal and Standby modes with no undervoltage; $-60 \text{ V} \le \text{V}_{BP} \le +60 \text{ V}$                                       |            | -7.5               | -                  | +7.5               | mΑ   |
| I <sub>o(idle)BM</sub> | idle output current on pin<br>BM                                     | Normal and Standby modes with no undervoltage; $-60 \text{ V} \le V_{BM} \le +60 \text{ V}$                                              |            | -7.5               | -                  | +7.5               | mA   |
| $V_{o(idle)(dif)}$     | differential idle output voltage                                     | Normal mode; $R_{bus} = 45 \Omega$                                                                                                       |            | -25                | 0                  | +25                | mV   |
| $V_{OH(dif)}$          | differential HIGH-level output voltage                               | Normal mode; 40 $\Omega \le R_{bus} \le$ 55 $\Omega$ ; $C_{bus} =$ 100 pF                                                                |            | 600                | -                  | 1500               | mV   |
| $V_{OL(dif)}$          | differential LOW-level output voltage                                | Normal mode; 40 $\Omega \le R_{bus} \le 55 \Omega$ ; $C_{bus} = 100 \ pF$                                                                |            | -1500              | -                  | -600               | mV   |
| $V_{IH(dif)}$          | differential HIGH-level input voltage                                | Normal mode; $-10~V \le V_{BP} \le +15~V$<br>$-10~V \le V_{BM} \le +15~V$                                                                |            | 150                | 225                | 300                | mV   |
| $V_{IL(dif)}$          | differential LOW-level input voltage                                 | Normal mode; $-10~V \le V_{BP} \le +15~V$<br>$-10~V \le V_{BM} \le +15~V$                                                                |            | -300               | -225               | -150               | mV   |
|                        |                                                                      | Standby mode with no undervoltage on pin $V_{CC}$ ; -10 V $\leq$ V <sub>BP</sub> $\leq$ +15 V; -10 V $\leq$ V <sub>BM</sub> $\leq$ +15 V |            | -400               | -225               | -125               | mV   |
| $ V_{i(dif)det(act)} $ | activity detection<br>differential input voltage<br>(absolute value) |                                                                                                                                          |            | 150                | 225                | 300                | mV   |

Table 11. Static characteristics ... continued

All parameters are guaranteed for  $V_{CC}$  = 4.5 V to 5.25 V;  $V_{IO}$  = 2.6 V to 5.25 V;  $T_{vj}$  = -40 °C to +150 °C and  $R_{bus}$  = 45  $\Omega$  unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                           | Parameter                                                                       | Conditions                                                                                                                             | Min            | )               | Тур                | Max                | Unit |
|----------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|--------------------|--------------------|------|
| I <sub>O(sc)</sub>               | short-circuit output                                                            | on pin BP; $-5 \text{ V} \le \text{V}_{BP} \le +60 \text{ V}$                                                                          | -              |                 | -                  | 35                 | mΑ   |
|                                  | current (absolute value)                                                        | on pin BM; $-5 \text{ V} \le \text{V}_{BM} \le +60 \text{ V}$                                                                          | -              |                 | -                  | 35                 | mΑ   |
|                                  |                                                                                 | on pins BP and BM; $V_{BP} = V_{BM}$ ;<br>$-5 \text{ V} \le V_{BP} \le +60 \text{ V}$ ;<br>$-5 \text{ V} \le V_{BM} \le +60 \text{ V}$ | -              |                 | -                  | 35                 | mA   |
| R <sub>i(BP)</sub>               | input resistance on pin BP                                                      | $R_{bus} = \infty \Omega$                                                                                                              | 10             |                 | 20                 | 40                 | kΩ   |
| R <sub>i(BM)</sub>               | input resistance on pin<br>BM                                                   | $R_{bus} = \infty \Omega$                                                                                                              | 10             |                 | 20                 | 40                 | kΩ   |
| $R_{i(dif)(BP-BM)}$              | differential input<br>resistance between pin<br>BP and pin BM                   | $R_{bus} = \infty \Omega$                                                                                                              | 20             |                 | 40                 | 80                 | kΩ   |
| I <sub>LI(BP)</sub>              | input leakage current on pin BP                                                 | Power-off mode; $V_{CC} = V_{IO} = 0 \text{ V}$ ; $0 \text{ V} \le V_{BP} \le 5 \text{ V}$                                             | <b>-</b> 5     |                 | 0                  | +5                 | μΑ   |
|                                  |                                                                                 | loss of ground; $V_{BP} = V_{BM} = 0$ V; all other pins connected to 16 V via 0 $\Omega$                                               | <u>[1]</u> –16 | 00              | -                  | +1600              | μΑ   |
| I <sub>LI(BM)</sub>              | input leakage current on pin BM                                                 | Power-off mode; $V_{CC} = V_{IO} = 0 \text{ V}$ ; $0 \text{ V} \leq V_{BM} \leq 5 \text{ V}$                                           | <b>–</b> 5     |                 | 0                  | +5                 | μΑ   |
|                                  |                                                                                 | loss of ground; $V_{BP} = V_{BM} = 0$ V; all other pins connected to 16 V via 0 $\Omega$                                               | <u>[1]</u> –16 | 00              | -                  | +1600              | μΑ   |
| V <sub>cm(bus)(DATA_0)</sub>     | DATA_0 bus common-mode voltage                                                  | Normal mode; $R_{bus} = 45 \Omega$                                                                                                     | 0.4            | V <sub>CC</sub> | 0.5V <sub>CC</sub> | 0.6V <sub>CC</sub> | V    |
| V <sub>cm(bus)(DATA_1)</sub>     | DATA_1 bus common-mode voltage                                                  | Normal mode; $R_{bus} = 45 \Omega$                                                                                                     | 0.4            | V <sub>CC</sub> | 0.5V <sub>CC</sub> | 0.6V <sub>CC</sub> | V    |
| $\Delta V_{cm(bus)}$             | bus common-mode voltage difference                                              | Normal mode; DATA_1 – DATA_0; $R_{bus}$ = 45 $\Omega$                                                                                  | -25            | •               | 0                  | +25                | mV   |
| $\Delta V_{\text{cm(act-idle)}}$ | active to idle<br>common-mode voltage<br>difference                             | Normal mode; $R_{bus} = 45 \Omega$                                                                                                     | -30            | 0               | 0                  | +300               | mV   |
| $ \Delta V_{i(dif)(H-L)} $       | differential input volt. diff.<br>betw. HIGH- and<br>LOW-levels (abs. value)    | $(V_{BP} + V_{BM})/2 = 2.5 \text{ V}$                                                                                                  | -              |                 | -                  | 10                 | %    |
| $\Delta V_{i(dif)(H-L)}$         | differential input voltage<br>difference between<br>HIGH-level and<br>LOW-level | Normal mode; $-10 \text{ V} \le \text{V}_{BP} \le +15 \text{ V}$<br>$-10 \text{ V} \le \text{V}_{BM} \le +15 \text{ V}$                | -              |                 | -                  | 60                 | mV   |
| $C_{i(BP)}$                      | input capacitance on pin<br>BP                                                  | with respect to all other pins at ground; V <sub>BP</sub> = 100 mV; f = 5 MHz                                                          | <u>[1]</u> -   |                 | -                  | 15                 | pF   |
| $C_{i(BM)}$                      | input capacitance on pin<br>BM                                                  | with respect to all other pins at ground; $V_{BM} = 100 \text{ mV}$ ; $f = 5 \text{ MHz}$                                              | <u>[1]</u> _   |                 | -                  | 15                 | pF   |
| $C_{i(dif)(BP-BM)}$              | differential input<br>capacitance between pin<br>BP and pin BM                  | with respect to all other pins at ground; $V_{BP} = 100 \text{ mV}$<br>$V_{BM} = 100 \text{ mV}$ ; $f = 5 \text{ MHz}$                 | [1] -          |                 | -                  | 5                  | pF   |
| Temperature p                    | rotection                                                                       |                                                                                                                                        |                |                 |                    |                    |      |
| $T_{j(dis)(high)}$               | high disable junction temperature                                               |                                                                                                                                        | 180            | )               | -                  | 200                | °C   |

[1] Guaranteed by design.

## 10. Dynamic characteristics

### Table 12. Dynamic characteristics

All parameters are guaranteed for  $V_{CC}$  = 4.5 V to 5.25 V;  $V_{IO}$  = 2.6 V to 5.25 V;  $T_{vj}$  = -40 °C to + 150 °C and  $R_{bus}$  = 45  $\Omega$  unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                         | Parameter                                               | Conditions                                                                                                        |            | Min  | Тур | Max   | Unit |
|--------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------------|------|-----|-------|------|
| Pins BP and B                  | M                                                       |                                                                                                                   |            |      |     |       |      |
| t <sub>d(TXD-bus)</sub>        | delay time from TXD to bus                              | Normal mode                                                                                                       | [1][2]     |      |     |       |      |
|                                |                                                         | DATA_0                                                                                                            |            | -    | -   | 50    | ns   |
|                                |                                                         | DATA_1                                                                                                            |            | -    | -   | 50    | ns   |
| $\Delta t_{d(TXD	ext{-bus})}$  | delay time difference from TXD to bus                   | Normal mode; between DATA_0 and DATA_1                                                                            | [1][2]     | -4   | -   | +4    | ns   |
| $t_{d(bus-RXD)}$               | delay time from bus to RXD                              | Normal mode; $C_{RXD} = 15 pF$ ; $(V_{BP} + V_{BM})/2 = 2.5 V$                                                    | [3]        |      |     |       |      |
|                                |                                                         | DATA_0                                                                                                            |            | -    | -   | 50    | ns   |
|                                |                                                         | DATA_1                                                                                                            |            | -    | -   | 50    | ns   |
|                                |                                                         | Normal mode; $C_{RXD} = 25 pF$ ; $(V_{BP} + V_{BM})/2 = 2.5 V$                                                    | [3]        |      |     |       |      |
|                                |                                                         | DATA_0                                                                                                            |            | -    | -   | 60    | ns   |
|                                |                                                         | DATA_1                                                                                                            |            | -    | -   | 60    | ns   |
| $\Delta t_{\text{d(bus-RXD)}}$ | delay time difference from bus to RXD                   | Normal mode; between DATA_0 and DATA_1; $(V_{BP} + V_{BM})/2 = 2.5 \text{ V}$                                     | [3]        |      |     |       |      |
|                                |                                                         | C <sub>RXD</sub> = 15 pF                                                                                          |            | -5   | -   | 5     | ns   |
|                                |                                                         | $C_{RXD} = 25 pF$                                                                                                 |            | -6   | -   | 6     | ns   |
| t <sub>d(TXEN-busidle)</sub>   | delay time from TXEN to bus idle                        | Normal mode; V <sub>TXD</sub> = 0 V                                                                               |            | -    | -   | 75    | ns   |
| t <sub>d(TXEN-busact)</sub>    | delay time from TXEN to bus active                      | Normal mode; V <sub>TXD</sub> = 0 V                                                                               |            | -    | -   | 75    | ns   |
| $ \Delta t_{d(TXEN-bus)} $     | delay time difference from TXEN to bus (absolute value) | Normal mode; between TXEN to bus active and TXEN to bus idle; V <sub>TXD</sub> = 0 V                              | <u>[4]</u> |      |     | 50    | ns   |
| t <sub>d(BGE-busidle)</sub>    | delay time from BGE to bus idle                         | Normal mode; V <sub>TXD</sub> = 0 V                                                                               |            | -    | -   | 75    | ns   |
| t <sub>d(BGE-busact)</sub>     | delay time from BGE to bus active                       | Normal mode; V <sub>TXD</sub> = 0 V                                                                               |            | -    | -   | 75    | ns   |
| t <sub>r(dif)(bus)</sub>       | bus differential rise time                              | DATA_0 to DATA_1;<br>20 % to 80 %; $R_{bus}$ = 45 $\Omega$ ;<br>$C_{bus}$ = 100 pF                                | [5]        | 3.75 | -   | 18.75 | ns   |
| t <sub>f(dif)(bus)</sub>       | bus differential fall time                              | DATA_1 to DATA_0;<br>80 % to 20 %; $R_{bus}$ = 45 $\Omega$ ;<br>$C_{bus}$ = 100 pF                                | <u>[5]</u> | 3.75 | -   | 18.75 | ns   |
| $\Delta t_{(r-f)(dif)}$        | difference between differential rise and fall time      | on bus; 80 % to 20 % $R_{bus}$ = 45 $\Omega$ ; $C_{bus}$ = 100 pF                                                 | [5]        | -3   | -   | 3     | ns   |
| t <sub>f(bus)</sub> (idle-act) | bus fall time from idle to active                       | bus idle to DATA_0;<br>$R_{bus}$ = 45 $\Omega$ ; $C_{bus}$ = 100 pF;<br>$-30$ mV > $V_{dif}$ > $-300$ mV          | [5][6]     | -    | -   | 30    | ns   |
| t <sub>f(bus)</sub> (act-idle) | bus fall time from active to idle                       | DATA_1 to bus idle;<br>$R_{bus} = 45 \Omega$ ; $C_{bus} = 100 pF$ ;<br>$300 \text{ mV} > V_{dif} > 30 \text{ mV}$ | [5][6]     | -    | -   | 30    | ns   |

 Table 12.
 Dynamic characteristics ...continued

All parameters are guaranteed for  $V_{CC}$  = 4.5 V to 5.25 V;  $V_{IO}$  = 2.6 V to 5.25 V;  $T_{vj}$  = -40 °C to + 150 °C and  $R_{bus}$  = 45  $\Omega$  unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                              | Parameter                                                       | Conditions                                                                                                                                     |            | Min | Тур | Max | Unit |
|-------------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|-----|-----|------|
| t <sub>r(bus)</sub> (act-idle)      | bus rise time from active to idle                               | DATA_0 to bus idle;<br>$R_{bus}$ = 45 $\Omega$ ; $C_{bus}$ = 100 pF;<br>$-300$ mV < $V_{dif}$ < $-30$ mV                                       | [5][6]     | -   | -   | 30  | ns   |
| Wake-up detec                       | tion                                                            |                                                                                                                                                |            |     |     |     |      |
| t <sub>det(wake)DATA_0</sub>        | DATA_0 wake-up detection time                                   | Standby mode with no undervoltage on pin $V_{CC}$ ;<br>-10 V $\leq$ V <sub>BP</sub> $\leq$ +15 V;<br>-10 V $\leq$ V <sub>BM</sub> $\leq$ +15 V | <u>[7]</u> | 1   | -   | 4   | μs   |
| t <sub>det(wake)idle</sub>          | idle wake-up detection time                                     | Standby mode with no undervoltage on pin $V_{CC}$ ;<br>-10 V $\leq$ V <sub>BP</sub> $\leq$ +15 V;<br>-10 V $\leq$ V <sub>BM</sub> $\leq$ +15 V | <u>[7]</u> | 1   | -   | 4   | μs   |
| t <sub>det(wake)tot</sub>           | total wake-up detection time                                    | Standby mode with no undervoltage on pin $V_{CC}$ ;<br>-10 V $\leq$ V <sub>BP</sub> $\leq$ +15 V;<br>-10 V $\leq$ V <sub>BM</sub> $\leq$ +15 V | <u>[7]</u> | 50  | -   | 115 | μs   |
| t <sub>sup(int)</sub> wake          | wake-up interruption suppression time                           | Standby mode with no undervoltage on pin $V_{CC}$ ;<br>-10 V $\leq$ V <sub>BP</sub> $\leq$ +15 V;<br>-10 V $\leq$ V <sub>BM</sub> $\leq$ +15 V | [8]        | 130 | -   | -   | ns   |
| Undervoltage                        |                                                                 |                                                                                                                                                |            |     |     |     |      |
| $t_{det(uv)(VCC)}$                  | undervoltage detection time on pin $V_{\text{CC}}$              | $0 \text{ V} \leq \text{V}_{\text{IO}} \leq 5.5 \text{ V};$ $\text{V}_{\text{CC}} = 4.4 \text{ V}$                                             |            | 2   | -   | 100 | μs   |
| $t_{rec(uv)(VCC)}$                  | undervoltage recovery time on pin $V_{\mbox{\footnotesize CC}}$ | $\begin{array}{l} 0 \text{ V} \leq \text{V}_{\text{IO}} \leq 5.5 \text{ V}; \\ \text{V}_{\text{CC}} = 4.85 \text{ V} \end{array}$              |            | 2   | -   | 100 | μs   |
| $t_{det(uv)(VIO)}$                  | undervoltage detection time on pin $V_{\text{IO}}$              | $V_{th(det)POR} < V_{CC} < 5.5 \text{ V};$<br>$V_{IO} = 2.5 \text{ V}$                                                                         |            | 5   | -   | 100 | μs   |
| $t_{rec(uv)(VIO)}$                  | undervoltage recovery time on pin $V_{\text{IO}}$               | $\begin{split} &V_{th(det)POR} < V_{CC} < 5.5 \text{ V}; \\ &V_{IO} = 2.9 \text{ V} \end{split}$                                               |            | 5   | -   | 100 | μs   |
| Activity detecti                    | on                                                              |                                                                                                                                                |            |     |     |     |      |
| t <sub>det(act)(bus)</sub>          | activity detection time on bus pins                             | Normal mode; $V_{dif}$ : 0 mV $\rightarrow$ 400 mV; $(V_{BP} + V_{BM})/2 = 2.5 V$                                                              | [6]        | 100 | -   | 250 | ns   |
| t <sub>det(idle)(bus)</sub>         | idle detection time on bus pins                                 | Normal mode;<br>$V_{dif}$ : 400 mV $\rightarrow$ 0 mV;<br>$(V_{BP} + V_{BM})/2 = 2.5 \text{ V}$                                                | [6]        | 100 | -   | 250 | ns   |
| $ \Delta t_{\text{det(act-idle)}} $ | active to idle detection time difference (absolute value)       | Normal mode; on bus pins; $(V_{BP} + V_{BM})/2 = 2.5 \text{ V}$                                                                                |            | -   | -   | 150 | ns   |
| ERRN signallin                      | g                                                               |                                                                                                                                                |            |     |     |     |      |
| t <sub>det(L)(SCLK)</sub>           | LOW-level detection time on pin SCLK                            | Normal or Standby mode with no undervoltage on pin V <sub>IO</sub>                                                                             |            | 95  | -   | 310 | μs   |
| SPI                                 |                                                                 |                                                                                                                                                |            |     |     |     |      |
| $t_{d}(SCSNHL	ext{-}SDOL)$          | SCSN falling edge to SDO LOW-level delay time                   | $V_{uvd(VIO)} < V_{IO} < 5.5 \text{ V};$<br>4.5 V < $V_{CC} < 5.5 \text{ V};$<br>$C_{SDO} = 50 \text{ pF}$                                     | [9]        | -   | -   | 250 | ns   |

 Table 12.
 Dynamic characteristics ...continued

All parameters are guaranteed for  $V_{CC}$  = 4.5 V to 5.25 V;  $V_{IO}$  = 2.6 V to 5.25 V;  $T_{vj}$  = -40 °C to + 150 °C and  $R_{bus}$  = 45  $\Omega$  unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                       | Parameter                                      | Conditions                                                                                                                                     |            | Min       | Тур | Max  | Unit |
|------------------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------|-----|------|------|
| $t_{d(SCLKLH\text{-}SDODV)}$ | SCLK rising edge to SDO data valid delay time  | $V_{\text{uvd(VIO)}} < V_{\text{IO}} < 5.5 \text{ V};$<br>$4.5 \text{ V} < V_{\text{CC}} < 5.5 \text{ V};$<br>$C_{\text{SDO}} = 50 \text{ pF}$ | <u>[9]</u> | -         | -   | 200  | ns   |
| t <sub>d(SCSNLH-SDOZ)</sub>  | SCSN rising edge to SDO three-state delay time | $V_{\text{uvd(VIO)}} < V_{\text{IO}} < 5.5 \text{ V};$<br>$4.5 \text{ V} < V_{\text{CC}} < 5.5 \text{ V};$<br>$C_{\text{SDO}} = 50 \text{ pF}$ | [9]        | -         | -   | 500  | ns   |
| T <sub>SCLK</sub>            | SCLK period                                    | $V_{\text{uvd(VIO)}} < V_{\text{IO}} < 5.5 \text{ V};$<br>$4.5 \text{ V} < V_{\text{CC}} < 5.5 \text{ V};$<br>$C_{\text{SDO}} = 50 \text{ pF}$ | <u>[9]</u> | 0.5       | -   | 100  | μs   |
| t <sub>SPILEAD</sub>         | SPI enable lead time                           | $V_{\text{uvd(VIO)}} < V_{\text{IO}} < 5.5 \text{ V};$<br>$4.5 \text{ V} < V_{\text{CC}} < 5.5 \text{ V};$<br>$C_{\text{SDO}} = 50 \text{ pF}$ | [9]        | 250       | -   | -    | ns   |
| t <sub>SPILAG</sub>          | SPI enable lag time                            | $V_{uvd(VIO)} < V_{IO} < 5.5 \text{ V};$<br>4.5 V < $V_{CC} < 5.5 \text{ V};$<br>$C_{SDO} = 50 \text{ pF}$                                     | [9]        | 250       | -   | -    | ns   |
| RXD                          |                                                |                                                                                                                                                |            |           |     |      |      |
| t <sub>r</sub>               | rise time                                      | 20 % to 80 %; C <sub>RXD</sub> = 15 pF                                                                                                         | <u>[4]</u> | -         | -   | 5    | ns   |
|                              |                                                | 20 % to 80 %; C <sub>RXD</sub> = 25 pF                                                                                                         | <u>[4]</u> | -         | -   | 9    | ns   |
| t <sub>f</sub>               | fall time                                      | 80 % to 20 %; C <sub>RXD</sub> = 15 pF                                                                                                         | <u>[4]</u> | -         | -   | 5    | ns   |
|                              |                                                | 80 % to 20 %; C <sub>RXD</sub> = 25 pF                                                                                                         | <u>[4]</u> | -         | -   | 9    | ns   |
| $\Delta t_{(r-f)}$           | difference between rise and fall time          | $C_{RXD}$ = 15 pF                                                                                                                              | <u>[4]</u> | -4        | -   | 4    | ns   |
|                              |                                                | $C_{RXD} = 25 pF$                                                                                                                              | <u>[4]</u> | <b>-7</b> | -   | 7    | ns   |
| Bus error flag               |                                                |                                                                                                                                                |            |           |     |      |      |
| t <sub>d(norm-stb)</sub>     | normal mode to standby delay time              | bus error flag set                                                                                                                             |            | 3         | -   | 10   | μs   |
| t <sub>d(stb-norm)</sub>     | standby to normal mode delay time              | bus error flag set                                                                                                                             |            | 3         | -   | 10   | μs   |
| Miscellaneous                |                                                |                                                                                                                                                |            |           |     |      |      |
| $t_{\text{detCL}(TXEN)}$     | TXEN clamp detection time                      | $4.5 \text{ V} < \text{V}_{\text{CC}} < 5.5 \text{ V}$                                                                                         |            | 1500      | -   | 2600 | μs   |
| $t_{\text{detCL(BGE)}}$      | BGE clamp detection time                       | $4.5 \text{ V} < \text{V}_{\text{CC}} < 5.5 \text{ V}$                                                                                         |            | 1500      | -   | 2600 | μs   |
| ·                            |                                                |                                                                                                                                                |            |           |     |      |      |

<sup>[1]</sup> Rise and fall time (10 % to 90 %) of  $t_{r(TXD)}$  and  $t_{f(TXD)}$  = 5 ±1 ns.

[9] See Figure 12.

<sup>[2]</sup> See Figure 14.

<sup>[3]</sup> See Figure 15.

<sup>[4]</sup> Guaranteed by design.

<sup>[5]</sup> See <u>Figure 17</u>.

<sup>[6]</sup>  $V_{dif} = V_{BP} - V_{BM}$ .

<sup>[7]</sup> See Figure 8.

<sup>[8]</sup> See Figure 10.

Rev. 01. —

1 July 2009

www.DataSheet4U.com





27 of 35

## 11. Test information



Fig 16. Test circuit for dynamic characteristics



The waveforms of the applied transients are in accordance with ISO 7637, test pulses 1, 2, 3a, 3b, 4 and 5.

Test conditions:

Normal mode: bus idle

Normal mode: bus active; TXD at 5 MHz and TXEN at 1 kHz

Fig 17. Test circuit for automotive transients

## 12. Package outline

TSSOP14: plastic thin shrink small outline package; 14 leads; body width 4.4 mm

SOT402-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С          | D <sup>(1)</sup> | E (2)      | е    | HE         | L | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|----------------|--------------|------------|------------------|------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 1.1       | 0.15<br>0.05   | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9       | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.72<br>0.38     | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | EUROPEAN | ISSUE DATE |                                  |
|----------|-----|--------|----------|------------|----------------------------------|
| VERSION  | IEC | JEDEC  | JEITA    | PROJECTION | 1330E DATE                       |
| SOT402-1 |     | MO-153 |          |            | <del>-99-12-27</del><br>03-02-18 |
|          |     |        |          |            |                                  |

Fig 18. Package outline SOT402-1 (TSSOP14)

UA1082\_1 © NXP B.V. 2009. All rights reserved.

29 of 35

## 13. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

## 13.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

## 13.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

### 13.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

## 13.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see Figure 19) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with **Table 13 and 14**

Table 13. SnPb eutectic process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |  |  |  |  |
|------------------------|---------------------------------|-------|--|--|--|--|--|
|                        | Volume (mm³)                    |       |  |  |  |  |  |
|                        | < 350                           | ≥ 350 |  |  |  |  |  |
| < 2.5                  | 235                             | 220   |  |  |  |  |  |
| ≥ 2.5                  | 220                             | 220   |  |  |  |  |  |

Table 14. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |  |  |  |  |
|------------------------|---------------------------------|-------------|--------|--|--|--|--|--|
|                        | Volume (mm³)                    |             |        |  |  |  |  |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |  |  |  |  |
| < 1.6                  | 260                             | 260         | 260    |  |  |  |  |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |  |  |  |  |
| > 2.5                  | 250                             | 245         | 245    |  |  |  |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 19.



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

## 14. Abbreviations

Table 15. Abbreviations

| Abbreviation | Description                   |
|--------------|-------------------------------|
| CAN          | Controller Area Network       |
| CDM          | Charged Device Model          |
| ECU          | Engine Control Unit           |
| EMC          | ElectroMagnetic Compatibility |
| EME          | ElectroMagnetic Emission      |
| EMI          | ElectroMagnetic Immunity      |
| ESD          | ElectroStatic Discharge       |
| НВМ          | Human Body Model              |
| MM           | Machine Model                 |
| PWON         | Power-on                      |

## 15. References

- [1] EPL FlexRay Communications System Electrical Physical Layer Specification Version 2.1 Rev. B, FlexRay Consortium, Nov 2006
- [2] AN Application hint AN10365 Surface mount reflow soldering description

## 16. Revision history

Table 16. Revision history

| Document ID | Release date | Data sheet status      | Change notice | Supersedes |
|-------------|--------------|------------------------|---------------|------------|
| TJA1082_1   | 20090701     | Preliminary data sheet | -             | -          |

## 17. Legal information

### 18. Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 18.1 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

## 18.2 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

#### 18.3 Licenses

#### Purchase of NXP ICs with FlexRay functionality

FlexRay license required. This product has been developed within the framework of the "FlexRay" consortium. FlexRay consortium members are willing to grant licenses under their essential FlexRay intellectual property rights to end users of FlexRay-enabled products upon request of an end user. The sale by NXP Semiconductors of a FlexRay-enabled product will not be construed as the granting of such a license. Each end user will have to apply to the FlexRay consortium administration to obtain such a license or to apply for membership. The FlexRay consortium can be contacted at request @flexray.com.

#### 18.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 19. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

## 20. Contents

| 1       | General description                        | 1 |
|---------|--------------------------------------------|---|
| 2       | Features                                   | 1 |
| 2.1     | Optimized for time triggered communication |   |
|         | systems                                    | 1 |
| 2.2     | Low power management                       | 1 |
| 2.3     | Diagnosis and robustness                   | 2 |
| 2.4     | FlexRay conformance classes                | 2 |
| 3       | Ordering information                       | 2 |
| 4       | Block diagram                              | 3 |
| 5       | Pinning information                        | 4 |
| 5.1     | Pinning                                    | 4 |
| 5.2     | Pin description                            | 4 |
| 6       | Functional description                     |   |
| 6.1     | Power modes                                | 4 |
| 6.1.1   | Normal mode                                | 5 |
| 6.1.1.1 |                                            | 6 |
| 6.1.2   |                                            | 7 |
| 6.1.3   |                                            | 7 |
| 6.1.4   |                                            | 7 |
| 6.2     |                                            | 9 |
| 6.2.1   | Power-up                                   |   |
| 6.2.2   | Power-down                                 |   |
| 6.3     | Remote wake-up1                            |   |
| 6.3.1   | Bus wake-up via wake-up pattern1           | 1 |
| 6.3.2   | Bus wake-up via dedicated FlexRay          | _ |
|         | data frame                                 | _ |
| 6.4     | Bus error detection                        | _ |
| 6.5     | Fail silent behavior                       |   |
| 6.6     | TJA1082 flags and Status Register 1        |   |
| 6.7     | Error signalling                           | - |
| 6.7.1   | SPI mode                                   | - |
| 6.7.2   | Simple error indication mode               | - |
| 6.8     | SPI interface                              | _ |
| 7       | Limiting values                            | - |
| 8       | Thermal characteristics                    | _ |
| 9       | Static characteristics                     | - |
| 10      | Dynamic characteristics 2                  |   |
| 11      | Test information                           |   |
| 12      | Package outline 29                         | 9 |
| 13      | Soldering of SMD packages 3                | 0 |
| 13.1    | Introduction to soldering                  | 0 |
| 13.2    | Wave and reflow soldering                  | 0 |
| 13.3    | Wave soldering                             |   |
| 13.4    | Reflow soldering                           | 1 |
| 14      | Abbreviations                              | 3 |

| References          | 33 |
|---------------------|----|
| Revision history    | 33 |
| Legal information   | 34 |
| Data sheet status   | 34 |
| Definitions         | 34 |
| Disclaimers         | 34 |
| Licenses            | 34 |
| Trademarks          | 34 |
| Contact information | 34 |

15 16 17 18 18.1 18.2 18.3 18.4 19

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.



© NXP B.V. 2009.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 1 July 2009

Document identifier: TJA1082\_1